• Anglický jazyk

A Low Jitter - Low Phase Noise Wideband Digital Phase Locked Loop

Autor: Nilesh D. Patel

This book is focused to provide significant improvements over the existing designs reported in last decade. The design objective is to minimize the jitter and phase noise which can be integrated with high speed ASIC design. After carrying out thorough literature... Viac o knihe

Na objednávku

66.60 €

bežná cena: 74.00 €

O knihe

This book is focused to provide significant improvements over the existing designs reported in last decade. The design objective is to minimize the jitter and phase noise which can be integrated with high speed ASIC design. After carrying out thorough literature survey, simulations and analysis, modifications are done to bring novelty in proposed digital phase locked loop design. The modified TSPC Logic based D flip flop is designed to build phase frequency detector to reduce dead zone. In addition to that it provides good adaptability. To improve the current matching characteristics, current mode differential charge pump design is used. This design provides full swing in turn clock signal can handle full swing. LC based oscillator is used for Sub Harmonic Injection locking concept to increase the clock speed. It can also provide wide tuning range. Added Delay Locked Loop block to achieve desired range with improved noise and jitter performance.

  • Vydavateľstvo: LAP LAMBERT Academic Publishing
  • Rok vydania: 2019
  • Formát: Paperback
  • Rozmer: 220 x 150 mm
  • Jazyk: Anglický jazyk
  • ISBN: 9786200232106

Generuje redakčný systém BUXUS CMS spoločnosti ui42.