• Anglický jazyk

Digital Design of SDRAM on Verilog

Autor: Abhishek Kumar

To design an 8 MB x 16 x 4-BAnk synchronous random access dynamic memory (SDRAM) (512 MB) using Verilog hardware description language, which can be used in any memory-based application. Today, computers, as well as other electronic systems that require large... Viac o knihe

Na objednávku, dodanie 2-4 týždne

36.17 €

bežná cena: 41.10 €

O knihe

To design an 8 MB x 16 x 4-BAnk synchronous random access dynamic memory (SDRAM) (512 MB) using Verilog hardware description language, which can be used in any memory-based application. Today, computers, as well as other electronic systems that require large amounts of memory, use DRAMs for core memory. Due to the unique transistor cell structure of the DRAM, extremely dense memory networks can be constructed in a single device occupying a relatively small footprint. The conventional DRAM is controlled in an asynchronous manner, requiring the system designer to manually insert the standby states to meet the device specifications. Synchronization timing is dependent on DRAM speed and is independent of system bus speed. It is these limitations of synchronization that have led to the development of the SDRAM. The SDRAM is largely a fast DRAM with a high-speed synchronous interface. Input/output and controller signals are synchronized with an external clock, making new options available to the designer. Simplified interface circuits and high bandwidth data throughput can be obtained using SDRAM over conventional DRAM.

  • Vydavateľstvo: LAP LAMBERT Academic Publishing
  • Rok vydania: 2021
  • Formát: Paperback
  • Rozmer: 220 x 150 mm
  • Jazyk: Anglický jazyk
  • ISBN: 9786204727677

Generuje redakčný systém BUXUS CMS spoločnosti ui42.