• Anglický jazyk

Implementation of Variable Latency Adders in Asynchronous Circuits

Autor: Ali Sayyed

Asynchronous circuit design is enjoying resurgence in the digital world, with many recent technical and practical advancements and improvements. The advantages of asynchronous systems over synchronous systems are promising. The opportunity to implement high... Viac o knihe

Na objednávku, dodanie 2-4 týždne

36.99 €

bežná cena: 41.10 €

O knihe

Asynchronous circuit design is enjoying resurgence in the digital world, with many recent technical and practical advancements and improvements. The advantages of asynchronous systems over synchronous systems are promising. The opportunity to implement high performance data-paths is very attractive by exploiting the fact that most data-path modules have data dependent delays. In other words they compute the result faster than worst case under many input combinations. Therefore making the common case fast, asynchronous data-paths have the potential to outperform synchronous designs on average inputs. This book explains the performance advantage that can be achieved by dynamically selecting the matched delay in a bundled-data setting. It presents the implementation and analysis of a method for the design of high performance asynchronous adders called "speculative completion" on six different 32 and 16 bit adders. The analysis on random data indicates that speculative completion yields signi¿cant performance improvements. The book describes the implementation details and the comparisons of results along with the final conclusions.

  • Vydavateľstvo: LAP LAMBERT Academic Publishing
  • Rok vydania: 2014
  • Formát: Paperback
  • Rozmer: 220 x 150 mm
  • Jazyk: Anglický jazyk
  • ISBN: 9783659530265

Generuje redakčný systém BUXUS CMS spoločnosti ui42.