• Anglický jazyk

Low-power 8-bit Pipelined ADC with current mode MDAC

Autor: Khurram Shahzad

In this thesis work we design and optimize a 8-bit pipelined ADC for low-power. The ADC has stage resolution of 1.5-bit and employ current mode multiplying digital-to-analog converter (MDAC). The main focus is to design and optimize the MDAC. We design... Viac o knihe

Na objednávku, dodanie 2-4 týždne

45.36 €

bežná cena: 50.40 €

O knihe

In this thesis work we design and optimize a 8-bit pipelined ADC for low-power. The ADC has stage resolution of 1.5-bit and employ current mode multiplying digital-to-analog converter (MDAC). The main focus is to design and optimize the MDAC. We design and optimize the MDAC circuit for the best possible effective number of bits (ENOB), speed and power consumption. Each of the first six stages consisting of Sample-and-Hold, 1.5-bit flash ADC and MDAC is realized at the circuit level. The last stage consisting of 2-bit flash ADC is also realized at circuit level. The delay logic for synchronization is implemented in Verilog-A and MATLAB. A first order digital error-correction algorithm is implemented in MATLAB. The design is simulated in UMC 0.18µm technology in Cadence environment.

  • Vydavateľstvo: LAP LAMBERT Academic Publishing
  • Rok vydania: 2010
  • Formát: Paperback
  • Rozmer: 220 x 150 mm
  • Jazyk: Anglický jazyk
  • ISBN: 9783843370264

Generuje redakčný systém BUXUS CMS spoločnosti ui42.